ログイン 新規登録
言語:

WEKO3

  • トップ
  • ランキング
To
lat lon distance
To

Field does not validate



インデックスリンク

インデックスツリー

メールアドレスを入力してください。

WEKO

One fine body…

WEKO

One fine body…

アイテム

  1. JIP
  2. Vol.13
  3. No.2

Architecture of an AI Processor Chip (IP1704)

https://ipsj.ixsq.nii.ac.jp/records/59748
https://ipsj.ixsq.nii.ac.jp/records/59748
6941bc6d-4ee1-4c7c-853e-e455ba4e52e3
名前 / ファイル ライセンス アクション
IPSJ-JIP1302005.pdf IPSJ-JIP1302005.pdf (783.6 kB)
Copyright (c) 1990 by the Information Processing Society of Japan
オープンアクセス
Item type JInfP(1)
公開日 1990-08-25
タイトル
タイトル Architecture of an AI Processor Chip (IP1704)
タイトル
言語 en
タイトル Architecture of an AI Processor Chip (IP1704)
言語
言語 eng
資源タイプ
資源タイプ識別子 http://purl.org/coar/resource_type/c_6501
資源タイプ journal article
著者所属
Information Systems Laboratory Toshiba Research and Development Center Toshiba Corporation
著者所属
Information Systems Laboratory Toshiba Research and Development Center Toshiba Corporation
著者所属
Information Systems Laboratory Toshiba Research and Development Ce
著者所属(英)
en
Information Systems Laboratory, Toshiba Research and Development Center, Toshiba Corporation
著者所属(英)
en
Information Systems Laboratory, Toshiba Research and Development Center, Toshiba Corporation
著者所属(英)
en
Information Systems Laboratory, Toshiba Research and Development Ce
著者名 Mitsuo, Saito Takeshi, Aikawa Tsukasa, Matoba Mitsuyoshi, Okamura Kenji, Minagawa Tadatoshi, Ishii

× Mitsuo, Saito Takeshi, Aikawa Tsukasa, Matoba Mitsuyoshi, Okamura Kenji, Minagawa Tadatoshi, Ishii

Mitsuo, Saito
Takeshi, Aikawa
Tsukasa, Matoba
Mitsuyoshi, Okamura
Kenji, Minagawa
Tadatoshi, Ishii

Search repository
著者名(英) Mitsuo, Saito Takeshi, Aikawa Tsukasa, Matoba Mitsuyoshi, Okamura Kenji, Minagawa Tadatoshi, Ishii

× Mitsuo, Saito Takeshi, Aikawa Tsukasa, Matoba Mitsuyoshi, Okamura Kenji, Minagawa Tadatoshi, Ishii

en Mitsuo, Saito
Takeshi, Aikawa
Tsukasa, Matoba
Mitsuyoshi, Okamura
Kenji, Minagawa
Tadatoshi, Ishii

Search repository
論文抄録
内容記述タイプ Other
内容記述 The CPU of the AI processor (AIP) called IP704 was developed for Prolog and Lisp based on RISC architecture with hardware supports. It has been proved that IP704 architecture is effective for both AI languages and general-purpose languages. An AI processor chip (IP 1704) is being developed as a direct successor of the IP704. The architecture has been modified and refined to fit onto a single chip and to improve the execution speed. Features newly developed for the IP1704 include Overlapping of the decode and register-read stages using a combination of the hardware decoder and micro-programs and a delayed cache hit check with delayed writing. Is shown that a RISC-based processor with suitable hardware support is applicable to VLSI and also gives high performance AI languages.
論文抄録(英)
内容記述タイプ Other
内容記述 The CPU of the AI processor (AIP) called IP704 was developed for Prolog and Lisp, based on RISC architecture with hardware supports. It has been proved that IP704 architecture is effective for both AI languages and general-purpose languages. An AI processor chip (IP 1704) is being developed as a direct successor of the IP704. The architecture has been modified and refined to fit onto a single chip and to improve the execution speed. Features newly developed for the IP1704 include Overlapping of the decode and register-read stages using a combination of the hardware decoder and micro-programs, and a delayed cache hit check with delayed writing. Is shown that a RISC-based processor with suitable hardware support is applicable to VLSI and also gives high performance AI languages.
書誌レコードID
収録物識別子タイプ NCID
収録物識別子 AA00700121
書誌情報 Journal of Information Processing

巻 13, 号 2, p. 144-149, 発行日 1990-08-25
ISSN
収録物識別子タイプ ISSN
収録物識別子 1882-6652
出版者
言語 ja
出版者 情報処理学会
戻る
0
views
See details
Views

Versions

Ver.1 2025-01-22 03:26:47.107972
Show All versions

Share

Mendeley Twitter Facebook Print Addthis

Cite as

エクスポート

OAI-PMH
  • OAI-PMH JPCOAR
  • OAI-PMH DublinCore
  • OAI-PMH DDI
Other Formats
  • JSON
  • BIBTEX

Confirm


Powered by WEKO3


Powered by WEKO3