ログイン 新規登録
言語:

WEKO3

  • トップ
  • ランキング
To
lat lon distance
To

Field does not validate



インデックスリンク

インデックスツリー

メールアドレスを入力してください。

WEKO

One fine body…

WEKO

One fine body…

アイテム

  1. 論文誌(トランザクション)
  2. System LSI Design Methodology(TSLDM)
  3. Vol.5

Efficient Algorithms for Extracting Pareto-optimal Hardware Configurations in DEPS Framework

https://ipsj.ixsq.nii.ac.jp/records/83506
https://ipsj.ixsq.nii.ac.jp/records/83506
0b2ebcc8-2a7e-44ef-872a-3d5e1e640aa8
名前 / ファイル ライセンス アクション
IPSJ-TSLDM0500014.pdf IPSJ-TSLDM0500014.pdf (420.9 kB)
Copyright (c) 2012 by the Information Processing Society of Japan
オープンアクセス
Item type Trans(1)
公開日 2012-08-06
タイトル
タイトル Efficient Algorithms for Extracting Pareto-optimal Hardware Configurations in DEPS Framework
タイトル
言語 en
タイトル Efficient Algorithms for Extracting Pareto-optimal Hardware Configurations in DEPS Framework
言語
言語 eng
キーワード
主題Scheme Other
主題 [System-Level Energy Optimization] energy optimization, embedded real-time system, dynamic energy performance scaling
資源タイプ
資源タイプ識別子 http://purl.org/coar/resource_type/c_6501
資源タイプ journal article
著者所属
Graduate School of Information Science, Nagoya University
著者所属
Graduate School of Engineering, Nagoya University
著者所属
Graduate School of Information Science, Nagoya University/Presently with Graduate School of Informatics
著者所属
Graduate School of Information Science, Nagoya University
著者所属
Graduate School of Information Science, Nagoya University
著者所属(英)
en
Graduate School of Information Science, Nagoya University
著者所属(英)
en
Graduate School of Engineering, Nagoya University
著者所属(英)
en
Graduate School of Information Science, Nagoya University / Presently with Graduate School of Informatics
著者所属(英)
en
Graduate School of Information Science, Nagoya University
著者所属(英)
en
Graduate School of Information Science, Nagoya University
著者名 Hirotaka, Kawashima Gang, Zeng Hideki, Takase Masato, Edahiro Hiroaki, Takada

× Hirotaka, Kawashima Gang, Zeng Hideki, Takase Masato, Edahiro Hiroaki, Takada

Hirotaka, Kawashima
Gang, Zeng
Hideki, Takase
Masato, Edahiro
Hiroaki, Takada

Search repository
著者名(英) Hirotaka, Kawashima Gang, Zeng Hideki, Takase Masato, Edahiro Hiroaki, Takada

× Hirotaka, Kawashima Gang, Zeng Hideki, Takase Masato, Edahiro Hiroaki, Takada

en Hirotaka, Kawashima
Gang, Zeng
Hideki, Takase
Masato, Edahiro
Hiroaki, Takada

Search repository
論文抄録
内容記述タイプ Other
内容記述 A dynamic energy performance scaling (DEPS) framework has been proposed as a generalization of dynamic voltage frequency scaling (DVFS). The DEPS framework selects an energy-optimal hardware configuration at runtime. To reduce runtime overhead, Pareto-optimal combinations of hardware configurations should be provided via DEPS profiling during the design phase. The challenge of DEPS profiling lies in extracting the Pareto-optimal combinations efficiently from the exponential search space. We propose two exact algorithms to reduce the number of calculations in DEPS profiling. These algorithms can be used with common search algorithms. We also propose a heuristic algorithm for searching Pareto-optimal configurations efficiently. Extensive experiments are performed, and they demonstrate that the proposed algorithms can complete DEPS profiling within a reasonable amount of time and generate optimal DEPS profiles. It is believed that the proposed algorithms will enable easy application of the DEPS framework in practice.
論文抄録(英)
内容記述タイプ Other
内容記述 A dynamic energy performance scaling (DEPS) framework has been proposed as a generalization of dynamic voltage frequency scaling (DVFS). The DEPS framework selects an energy-optimal hardware configuration at runtime. To reduce runtime overhead, Pareto-optimal combinations of hardware configurations should be provided via DEPS profiling during the design phase. The challenge of DEPS profiling lies in extracting the Pareto-optimal combinations efficiently from the exponential search space. We propose two exact algorithms to reduce the number of calculations in DEPS profiling. These algorithms can be used with common search algorithms. We also propose a heuristic algorithm for searching Pareto-optimal configurations efficiently. Extensive experiments are performed, and they demonstrate that the proposed algorithms can complete DEPS profiling within a reasonable amount of time and generate optimal DEPS profiles. It is believed that the proposed algorithms will enable easy application of the DEPS framework in practice.
書誌レコードID
収録物識別子タイプ NCID
収録物識別子 AA12394951
書誌情報 IPSJ Transactions on System LSI Design Methodology(TSLDM)

巻 5, p. 133-142, 発行日 2012-08-06
ISSN
収録物識別子タイプ ISSN
収録物識別子 1882-6687
出版者
言語 ja
出版者 情報処理学会
戻る
0
views
See details
Views

Versions

Ver.1 2025-01-21 18:32:08.553537
Show All versions

Share

Mendeley Twitter Facebook Print Addthis

Cite as

エクスポート

OAI-PMH
  • OAI-PMH JPCOAR
  • OAI-PMH DublinCore
  • OAI-PMH DDI
Other Formats
  • JSON
  • BIBTEX

Confirm


Powered by WEKO3


Powered by WEKO3