WEKO3
アイテム
Flexible and High Performance ASIPs for Pixel Level Image Processing and Two Dimensional Image Processing
https://ipsj.ixsq.nii.ac.jp/records/94377
https://ipsj.ixsq.nii.ac.jp/records/943776980df5e-527b-49c2-96bd-e9b21af90874
| 名前 / ファイル | ライセンス | アクション |
|---|---|---|
|
|
Copyright (c) 2013 by the Information Processing Society of Japan
|
|
| オープンアクセス | ||
| Item type | Journal(1) | |||||||||||||||
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 公開日 | 2013-07-15 | |||||||||||||||
| タイトル | ||||||||||||||||
| タイトル | Flexible and High Performance ASIPs for Pixel Level Image Processing and Two Dimensional Image Processing | |||||||||||||||
| タイトル | ||||||||||||||||
| 言語 | en | |||||||||||||||
| タイトル | Flexible and High Performance ASIPs for Pixel Level Image Processing and Two Dimensional Image Processing | |||||||||||||||
| 言語 | ||||||||||||||||
| 言語 | eng | |||||||||||||||
| キーワード | ||||||||||||||||
| 主題Scheme | Other | |||||||||||||||
| 主題 | [特集:組込みシステム工学] image processing, reconfigurable processor | |||||||||||||||
| 資源タイプ | ||||||||||||||||
| 資源タイプ識別子 | http://purl.org/coar/resource_type/c_6501 | |||||||||||||||
| 資源タイプ | journal article | |||||||||||||||
| 著者所属 | ||||||||||||||||
| Department of Communications and Integrated Systems, Tokyo Institute of Technology | ||||||||||||||||
| 著者所属 | ||||||||||||||||
| Department of Communications and Integrated Systems, Tokyo Institute of Technology | ||||||||||||||||
| 著者所属 | ||||||||||||||||
| Department of Communications and Integrated Systems, Tokyo Institute of Technology | ||||||||||||||||
| 著者所属 | ||||||||||||||||
| Department of Communications and Integrated Systems, Tokyo Institute of Technology | ||||||||||||||||
| 著者所属 | ||||||||||||||||
| Department of Communications and Integrated Systems, Tokyo Institute of Technology | ||||||||||||||||
| 著者所属(英) | ||||||||||||||||
| en | ||||||||||||||||
| Department of Communications and Integrated Systems, Tokyo Institute of Technology | ||||||||||||||||
| 著者所属(英) | ||||||||||||||||
| en | ||||||||||||||||
| Department of Communications and Integrated Systems, Tokyo Institute of Technology | ||||||||||||||||
| 著者所属(英) | ||||||||||||||||
| en | ||||||||||||||||
| Department of Communications and Integrated Systems, Tokyo Institute of Technology | ||||||||||||||||
| 著者所属(英) | ||||||||||||||||
| en | ||||||||||||||||
| Department of Communications and Integrated Systems, Tokyo Institute of Technology | ||||||||||||||||
| 著者所属(英) | ||||||||||||||||
| en | ||||||||||||||||
| Department of Communications and Integrated Systems, Tokyo Institute of Technology | ||||||||||||||||
| 著者名 |
Hsuan-ChunLiao
× Hsuan-ChunLiao
× Mochamad, Asri
× Tsuyoshi, Isshiki
× Dongju, Li
× Hiroaki, Kunieda
|
|||||||||||||||
| 著者名(英) |
Hsuan-Chun, Liao
× Hsuan-Chun, Liao
× Mochamad, Asri
× Tsuyoshi, Isshiki
× Dongju, Li
× Hiroaki, Kunieda
|
|||||||||||||||
| 論文抄録 | ||||||||||||||||
| 内容記述タイプ | Other | |||||||||||||||
| 内容記述 | An image processing engine is an important component in generating high quality images in video systems. Processing during capture and display are non-standard and vary from case by case, hence, the flexibility of image processing engines has turned out to be an important issue. The conventional hardware type of image processing engine such as an Application Specific Integrated Circuit (ASIC) is not applicable for this case. In order to increase design reusability and ease time-to-market pressures, Application Specific Instruction-set Processors (ASIP) which provide high flexibility and high computational efficiency have emerged as a promising solution. In this paper, we present two ASIPs. PXL ASIP, which has a reconfigurable multi bank memory module and an SIMD type computation pipeline, is designed for pixel level image processing, while 2D ASIP, which has slide register module and reconfigurable ALU modules, is designed for 2D image processing. PXL ASIP can perform 4 to 10 times faster compared to its base processor, and 2D ASIP can perform 5 to 43 times faster compared to its base processor. ------------------------------ This is a preprint of an article intended for publication Journal of Information Processing(JIP). This preprint should not be cited. This article should be cited as: Journal of Information Processing Vol.21(2013) No.3 (online) DOI http://dx.doi.org/10.2197/ipsjjip.21.552 ------------------------------ |
|||||||||||||||
| 論文抄録(英) | ||||||||||||||||
| 内容記述タイプ | Other | |||||||||||||||
| 内容記述 | An image processing engine is an important component in generating high quality images in video systems. Processing during capture and display are non-standard and vary from case by case, hence, the flexibility of image processing engines has turned out to be an important issue. The conventional hardware type of image processing engine such as an Application Specific Integrated Circuit (ASIC) is not applicable for this case. In order to increase design reusability and ease time-to-market pressures, Application Specific Instruction-set Processors (ASIP) which provide high flexibility and high computational efficiency have emerged as a promising solution. In this paper, we present two ASIPs. PXL ASIP, which has a reconfigurable multi bank memory module and an SIMD type computation pipeline, is designed for pixel level image processing, while 2D ASIP, which has slide register module and reconfigurable ALU modules, is designed for 2D image processing. PXL ASIP can perform 4 to 10 times faster compared to its base processor, and 2D ASIP can perform 5 to 43 times faster compared to its base processor. ------------------------------ This is a preprint of an article intended for publication Journal of Information Processing(JIP). This preprint should not be cited. This article should be cited as: Journal of Information Processing Vol.21(2013) No.3 (online) DOI http://dx.doi.org/10.2197/ipsjjip.21.552 ------------------------------ |
|||||||||||||||
| 書誌レコードID | ||||||||||||||||
| 収録物識別子タイプ | NCID | |||||||||||||||
| 収録物識別子 | AN00116647 | |||||||||||||||
| 書誌情報 |
情報処理学会論文誌 巻 54, 号 7, 発行日 2013-07-15 |
|||||||||||||||
| ISSN | ||||||||||||||||
| 収録物識別子タイプ | ISSN | |||||||||||||||
| 収録物識別子 | 1882-7764 | |||||||||||||||