ログイン 新規登録
言語:

WEKO3

  • トップ
  • ランキング
To
lat lon distance
To

Field does not validate



インデックスリンク

インデックスツリー

メールアドレスを入力してください。

WEKO

One fine body…

WEKO

One fine body…

アイテム

  1. 研究報告
  2. システムとLSIの設計技術(SLDM)
  3. 2022
  4. 2022-SLDM-197

Initial Design and Evaluation of Riken CGRA: Data-Driven Architecture for Future HPC

https://ipsj.ixsq.nii.ac.jp/records/216082
https://ipsj.ixsq.nii.ac.jp/records/216082
94f3211e-7beb-4674-b51d-ef5f7342aab4
名前 / ファイル ライセンス アクション
IPSJ-SLDM22197025.pdf IPSJ-SLDM22197025.pdf (2.1 MB)
Copyright (c) 2022 by the Institute of Electronics, Information and Communication Engineers This SIG report is only available to those in membership of the SIG.
SLDM:会員:¥0, DLIB:会員:¥0
Item type SIG Technical Reports(1)
公開日 2022-01-17
タイトル
タイトル Initial Design and Evaluation of Riken CGRA: Data-Driven Architecture for Future HPC
タイトル
言語 en
タイトル Initial Design and Evaluation of Riken CGRA: Data-Driven Architecture for Future HPC
言語
言語 eng
キーワード
主題Scheme Other
主題 HPC
資源タイプ
資源タイプ識別子 http://purl.org/coar/resource_type/c_18gh
資源タイプ technical report
著者所属
Riken Center for Computational Science
著者所属
Riken Center for Computational Science
著者所属
Riken Center for Computational Science
著者所属
Riken Center for Computational Science / Graduate School of Information Science and Technology, The University of Tokyo
著者所属
KTH Royal Institute of Technology
著者所属
Riken Center for Computational Science
著者所属(英)
en
Riken Center for Computational Science
著者所属(英)
en
Riken Center for Computational Science
著者所属(英)
en
Riken Center for Computational Science
著者所属(英)
en
Riken Center for Computational Science / Graduate School of Information Science and Technology, The University of Tokyo
著者所属(英)
en
KTH Royal Institute of Technology
著者所属(英)
en
Riken Center for Computational Science
著者名 Boma, Adhi

× Boma, Adhi

Boma, Adhi

Search repository
Carlos, Cortes

× Carlos, Cortes

Carlos, Cortes

Search repository
Yiyu, Tan

× Yiyu, Tan

Yiyu, Tan

Search repository
Takuya, Kojima

× Takuya, Kojima

Takuya, Kojima

Search repository
Artur, Podabas

× Artur, Podabas

Artur, Podabas

Search repository
Kentaro, Sano

× Kentaro, Sano

Kentaro, Sano

Search repository
著者名(英) Boma, Adhi

× Boma, Adhi

en Boma, Adhi

Search repository
Carlos, Cortes

× Carlos, Cortes

en Carlos, Cortes

Search repository
Yiyu, Tan

× Yiyu, Tan

en Yiyu, Tan

Search repository
Takuya, Kojima

× Takuya, Kojima

en Takuya, Kojima

Search repository
Artur, Podabas

× Artur, Podabas

en Artur, Podabas

Search repository
Kentaro, Sano

× Kentaro, Sano

en Kentaro, Sano

Search repository
論文抄録
内容記述タイプ Other
内容記述 We require different processor architectures from the present mainstream of many-core CPU architecture to further scale the computing performance at an acceptable power efficiency in the forthcoming Post-Moore era. The Coarse-Grained Reconfigurable Array (CGRA) is a promising architecture to overcome scaling limitations of the current many-core architecture, especially for spatially expanded data-flow graphs of operations that can be fully pipelined, be locally controlled, and benefit from specialization for target problems with efficient data movement. This report introduces our research project on CGRA for future HPC, from its concept, initial design, toolchain, and preliminary verification to the performance evaluation results with RTL simulation.
論文抄録(英)
内容記述タイプ Other
内容記述 We require different processor architectures from the present mainstream of many-core CPU architecture to further scale the computing performance at an acceptable power efficiency in the forthcoming Post-Moore era. The Coarse-Grained Reconfigurable Array (CGRA) is a promising architecture to overcome scaling limitations of the current many-core architecture, especially for spatially expanded data-flow graphs of operations that can be fully pipelined, be locally controlled, and benefit from specialization for target problems with efficient data movement. This report introduces our research project on CGRA for future HPC, from its concept, initial design, toolchain, and preliminary verification to the performance evaluation results with RTL simulation.
書誌レコードID
収録物識別子タイプ NCID
収録物識別子 AA11451459
書誌情報 研究報告システムとLSIの設計技術(SLDM)

巻 2022-SLDM-197, 号 25, p. 1-6, 発行日 2022-01-17
ISSN
収録物識別子タイプ ISSN
収録物識別子 2188-8639
Notice
SIG Technical Reports are nonrefereed and hence may later appear in any journals, conferences, symposia, etc.
出版者
言語 ja
出版者 情報処理学会
戻る
0
views
See details
Views

Versions

Ver.1 2025-01-19 15:56:20.135771
Show All versions

Share

Mendeley Twitter Facebook Print Addthis

Cite as

エクスポート

OAI-PMH
  • OAI-PMH JPCOAR
  • OAI-PMH DublinCore
  • OAI-PMH DDI
Other Formats
  • JSON
  • BIBTEX

Confirm


Powered by WEKO3


Powered by WEKO3