<?xml version='1.0' encoding='UTF-8'?>
<OAI-PMH xmlns="http://www.openarchives.org/OAI/2.0/" xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance" xsi:schemaLocation="http://www.openarchives.org/OAI/2.0/ http://www.openarchives.org/OAI/2.0/OAI-PMH.xsd">
  <responseDate>2026-03-08T09:54:29Z</responseDate>
  <request metadataPrefix="jpcoar_1.0" verb="GetRecord" identifier="oai:ipsj.ixsq.nii.ac.jp:00219203">https://ipsj.ixsq.nii.ac.jp/oai</request>
  <GetRecord>
    <record>
      <header>
        <identifier>oai:ipsj.ixsq.nii.ac.jp:00219203</identifier>
        <datestamp>2025-01-19T14:53:20Z</datestamp>
        <setSpec>6164:6165:7651:10964</setSpec>
      </header>
      <metadata>
        <jpcoar:jpcoar xmlns:datacite="https://schema.datacite.org/meta/kernel-4/" xmlns:dc="http://purl.org/dc/elements/1.1/" xmlns:dcndl="http://ndl.go.jp/dcndl/terms/" xmlns:dcterms="http://purl.org/dc/terms/" xmlns:jpcoar="https://github.com/JPCOAR/schema/blob/master/1.0/" xmlns:oaire="http://namespace.openaire.eu/schema/oaire/" xmlns:rdf="http://www.w3.org/1999/02/22-rdf-syntax-ns#" xmlns:rioxxterms="http://www.rioxx.net/schema/v2.0/rioxxterms/" xmlns:xs="http://www.w3.org/2001/XMLSchema" xmlns="https://github.com/JPCOAR/schema/blob/master/1.0/" xsi:schemaLocation="https://github.com/JPCOAR/schema/blob/master/1.0/jpcoar_scm.xsd">
          <dc:title>FPGAによる超低電力布線論理型AIプロセッサ</dc:title>
          <dc:title xml:lang="en">Low-Power Wired-Logic AI Processor Implemented in FPGA</dc:title>
          <jpcoar:creator>
            <jpcoar:creatorName>小菅, 敦丈</jpcoar:creatorName>
          </jpcoar:creator>
          <jpcoar:creator>
            <jpcoar:creatorName xml:lang="en">Atsutake, Kosuge</jpcoar:creatorName>
          </jpcoar:creator>
          <jpcoar:subject subjectScheme="Other">特別セッション：リコンフィギャラブルシステム研究セッション</jpcoar:subject>
          <datacite:description descriptionType="Other">Society5.0 実現のためには実空間で超低電力に動作する情報処理システムが必要不可欠である．従来情報処理システムの中核を担っていたノイマン型プロセッサの課題は，高い電力を消費するメモリアクセスであった．メモリアクセスを排し低電力 AI プロセッサを実現するため，人間の脳と同じように，データが演算素子間をダイレクトに流れ情報処理されるプロセッサ，布線論理型 AI プロセッサを開発している．布線論理方式の課題であったプログラマビリティは FPGA により解決されつつある．残る課題である面積効率を解決するため，新規 AI アルゴリズムと回路の協調設計による省面積実装技術を開発した．</datacite:description>
          <datacite:description descriptionType="Other">In order to realize Society5.0, it is essential to realize an ultra-low power information processing system that can operate in real space. The problem with Neumann-type processors such as CPU and GPU, which are the main processing part in conventional information systems, is power-hungry memory accesses. To eliminate memory access and realize a low-power AI processor, we are developing a wired-logic AI processor, in which data flows directly between processing elements, just as in the human brain. FPGAs have solved the programmability problem of the wired-logic logic method. To solve the remaining problem of area efficiency, we have developed an area-saving implementation technique by co-designing new AI algorithms and circuits.</datacite:description>
          <dc:publisher xml:lang="ja">情報処理学会</dc:publisher>
          <datacite:date dateType="Issued">2022-08-24</datacite:date>
          <dc:language>jpn</dc:language>
          <dc:type rdf:resource="http://purl.org/coar/resource_type/c_5794">conference paper</dc:type>
          <jpcoar:identifier identifierType="URI">https://ipsj.ixsq.nii.ac.jp/records/219203</jpcoar:identifier>
          <jpcoar:sourceTitle>DAシンポジウム2022論文集</jpcoar:sourceTitle>
          <jpcoar:volume>2022</jpcoar:volume>
          <jpcoar:pageStart>174</jpcoar:pageStart>
          <jpcoar:pageEnd>179</jpcoar:pageEnd>
          <jpcoar:file>
            <jpcoar:URI label="IPSJ-DAS2022031.pdf">https://ipsj.ixsq.nii.ac.jp/record/219203/files/IPSJ-DAS2022031.pdf</jpcoar:URI>
            <jpcoar:mimeType>application/pdf</jpcoar:mimeType>
            <jpcoar:extent>1.7 MB</jpcoar:extent>
            <datacite:date dateType="Available">2024-08-24</datacite:date>
          </jpcoar:file>
        </jpcoar:jpcoar>
      </metadata>
    </record>
  </GetRecord>
</OAI-PMH>
