## Implementation of ROS-Compliant FPGA Component of Image Processing Hardware using High Level Synthesis

Yuhei Sugata<sup>†1</sup> Takeshi Ohkawa<sup>†1</sup> Kanemitsu Ootsu<sup>†1</sup> Takashi Yokota<sup>†1</sup>

**Abstract:** The advancement of intelligents robot require high-performance image processing with low power consumption. FPGA (Field Programmable Gate Array) is expected to perform this image processing with low power consumption, however, the cost of developing FPGA is too high to introduce. To reduce the development cost, High Level Synthesis (HLS), which generates hardwired circuits from behavioral description written by C language, is effective. On the other hand, the use of ROS (Robot Operating System) is increasing for the development of intelligent robot system in order to reduce the development. We proposed "ROS-Compliant FPGA Component" to introduce FPGA into robot easily, by componentizing FPGA circuit into ROS node. In this presentation, the implementation of the ROS-Compliant FPGA component with FAST feature point detection circuit, which is generated by using Xilinx Vivado-HLS and HLS video library based on OpenCV, is explained.

Keywords: FPGA, ROS, Robot, High Level Synthesis, Image Processing

<sup>†1</sup> Graduate School of Engineering, Utsunomiya University